

#### **Features**

- 256Kx8-bit Organization
- Address Access Time: 70, 90, 120, 150 ns
- Single 5V ± 10% Power Supply
- Sector Erase Mode Operation
- 16KB Boot Block (lockable)
- 512 bytes per Sector, 512 Sectors
  - Sector-Erase Cycle Time: 10ms (Max)
  - Byte-Write Cycle Time: 35μs (Max)
- Minimum 10,000 Erase-Program Cycles
- Low power dissipation
  - Active Read Current: 20mA (Typ)
  - Active Program Current: 30mA (Typ)
  - Standby Current: 100μA (Max)
- Hardware Data Protection
- Low V<sub>CC</sub> Program Inhibit Below 3.5V
- Self-timed write/erase operations with end-of-cycle detection
  - DATA Polling
  - Toggle Bit
- CMOS and TTL Interface
- Available in one versions
  - S29C51002T (Top Boot Block)

#### Packages:

- 32-pin Plastic DIP
- 32-pin TSOP-I
- 32-pin PLCC

#### Description

TheS29C51002T/S29C51002B is a high speed 262,144 x 8 bit CMOS flash memory. Writing or erasing the device is done with a single 5 Volt power supply. The device has separate chip enable  $\overline{\text{CE}}$ , write enable  $\overline{\text{WE}}$ , and output enable  $\overline{\text{OE}}$  controls to eliminate bus contention.

The S29C51002T/S29C51002B offers a combination of: Boot Block with Sector Erase/Write Mode. The end of write/erase cycle is detected by  $\overline{\text{DATA}}$  Polling of I/O<sub>7</sub> or by the Toggle Bit I/O<sub>6</sub>.

The S29C51002T/S29C51002B features a sector erase operation which allows each sector to be erased and reprogrammed without affecting data stored in other sectors. The device also supports full chip erase.

Boot block architecture enables the device to boot from a protected sector located either at the top (S29C51002T) or the bottom (S29C51002B). All inputs and outputs are CMOS and TTL compatible.

The S29C51002T/S29C51002B is ideal for applications that require updatable code and data storage.



### Pin Configurations



### Pin Names

| A <sub>0</sub> -A <sub>17</sub>    | Address Inputs        |  |  |  |
|------------------------------------|-----------------------|--|--|--|
| I/O <sub>0</sub> –I/O <sub>7</sub> | Data Input/Output     |  |  |  |
| CE                                 | Chip Enable           |  |  |  |
| ŌĒ                                 | Output Enable         |  |  |  |
| WE                                 | Write Enable          |  |  |  |
| V <sub>CC</sub>                    | 5V ± 10% Power Supply |  |  |  |
| GND                                | Ground                |  |  |  |
| NC                                 | No Connect            |  |  |  |



### Functional Block Diagram



### Capacitance (1,2)

| Symbol           | Parameter               | Test Setup           | Тур. | Max. | Units |
|------------------|-------------------------|----------------------|------|------|-------|
| C <sub>IN</sub>  | Input Capacitance       | V <sub>IN</sub> = 0  | 6    | 8    | pF    |
| C <sub>OUT</sub> | Output Capacitance      | V <sub>OUT</sub> = 0 | 8    | 12   | pF    |
| C <sub>IN2</sub> | Control Pin Capacitance | V <sub>IN</sub> = 0  | 8    | 10   | pF    |

#### NOTE:

- 1. Capacitance is sampled and not 100% tested.
- 2.  $T_A = 25$ °C,  $V_{CC} = 5V \pm 10$ %, f = 1 MHz.

# Latch Up Characteristics<sup>(1)</sup>

| Parameter                                                                    | Min. | Max.                | Unit |
|------------------------------------------------------------------------------|------|---------------------|------|
| Input Voltage with Respect to GND on A <sub>9</sub> , $\overline{\text{OE}}$ | -1   | +13                 | V    |
| Input Voltage with Respect to GND on I/O, address or control pins            | -1   | V <sub>CC</sub> + 1 | V    |
| V <sub>CC</sub> Current                                                      | -100 | +100                | mA   |

#### NOTE:

1. Includes all pins except  $V_{CC}$ . Test conditions:  $V_{CC} = 5V$ , one pin at a time.

#### AC Test Load





# Absolute Maximum Ratings<sup>(1)</sup>

| Symbol           | Parameter                                                   | Commercial   | Industrial   | Unit |
|------------------|-------------------------------------------------------------|--------------|--------------|------|
| V <sub>IN</sub>  | Input Voltage (input or I/O pins)                           | -2 to +7     | -2 to +7     | V    |
| V <sub>IN</sub>  | Input Voltage (A <sub>9</sub> pin, $\overline{\text{OE}}$ ) | -2 to +13    | -2 to +13    | V    |
| V <sub>CC</sub>  | Power Supply Voltage                                        | -0.5 to +5.5 | -0.5 to +5.5 | V    |
| T <sub>STG</sub> | Storage Temerpature (Plastic)                               | -65 to +125  | -65 to +150  | °C   |
| T <sub>OPR</sub> | Operating Temperature                                       | 0 to +70     | -40 to + 85  | °C   |
| I <sub>OUT</sub> | Short Circuit Current <sup>(2)</sup>                        | 200 (Max.)   | 200 (Max.)   | mA   |

#### NOTE:

#### DC Electrical Characteristics

(over the commercial operating range)

| Parameter<br>Name | Parameter                            | Test Conditions                                                                       | Min. | Max. | Unit |
|-------------------|--------------------------------------|---------------------------------------------------------------------------------------|------|------|------|
| V <sub>IL</sub>   | Input LOW Voltage                    | V <sub>CC</sub> = V <sub>CC</sub> Min.                                                | _    | 0.8  | V    |
| V <sub>IH</sub>   | Input HIGH Voltage                   | V <sub>CC</sub> = V <sub>CC</sub> Max.                                                | 2    | _    | V    |
| I <sub>IL</sub>   | Input Leakage Current                | $V_{IN}$ = GND to $V_{CC}$ , $V_{CC}$ = $V_{CC}$ Max.                                 | _    | ±1   | μΑ   |
| I <sub>OL</sub>   | Output Leakage Current               | $V_{OUT} = GND \text{ to } V_{CC}, V_{CC} = V_{CC} \text{ Max.}$                      | _    | ±10  | μΑ   |
| V <sub>OL</sub>   | Output LOW Voltage                   | V <sub>CC</sub> = V <sub>CC</sub> Min., I <sub>OL</sub> = 2.1mA                       | _    | 0.4  | V    |
| V <sub>OH</sub>   | Output HIGH Voltage                  | $V_{CC} = V_{CC}$ Min, $I_{OH} = -400\mu$ A                                           | 2.4  | _    | V    |
| I <sub>CC1</sub>  | Read Current                         |                                                                                       | _    | 40   | mA   |
| I <sub>CC2</sub>  | Write Current                        | $\overline{CE} = \overline{WE} = VIL, \overline{OE} = V_{IH}, V_{CC} = V_{CC} Max.$   | _    | 50   | mA   |
| I <sub>SB</sub>   | TTL Standby Current                  | $\overline{CE} = \overline{OE} = \overline{WE} = V_{IH}, V_{CC} = V_{CC} Max.$        | _    | 2    | mA   |
| I <sub>SB1</sub>  | CMOS Standby Current                 | $\overline{CE} = \overline{OE} = \overline{WE} = V_{CC} - 0.3V, V_{CC} = V_{CC} Max.$ | _    | 100  | μΑ   |
| V <sub>H</sub>    | Device ID Voltage for A <sub>9</sub> | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$                      | 11.5 | 12.5 | V    |
| I <sub>H</sub>    | Device ID Current for A <sub>9</sub> | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}, A9 = V_{H} Max.$     | _    | 50   | μΑ   |

<sup>1.</sup> Stress greater than those listed unders "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

<sup>2.</sup> No more than one output maybe shorted at a time and not exceeding one second long.



### AC Electrical Characteristics

(over all temperature ranges)

## **Read Cycle**

| Parameter        | Parameter                         |      | -70  |      | -90  |      | 12   | -15  |      |      |
|------------------|-----------------------------------|------|------|------|------|------|------|------|------|------|
| Name             | Parameter                         | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit |
| t <sub>RC</sub>  | Read Cycle Time                   | 70   | _    | 90   | _    | 120  | _    | 150  | _    | ns   |
| t <sub>AA</sub>  | Address Access Time               | _    | 70   | _    | 90   | _    | 120  | _    | 150  | ns   |
| t <sub>ACS</sub> | Chip Enable Access Time           | _    | 70   | _    | 90   | _    | 120  | _    | 150  | ns   |
| t <sub>OE</sub>  | Output Enable Access Time         | _    | 35   | _    | 45   | _    | 60   | _    | 75   | ns   |
| t <sub>CLZ</sub> | CE Low to Output Active           | 0    | _    | 0    | _    | 0    | _    | 0    | _    | ns   |
| t <sub>OLZ</sub> | OE Low to Output Active           | 0    | _    | 0    | _    | 0    | _    | 0    | _    | ns   |
| t <sub>DF</sub>  | OE or CE High to Output in High Z | 0    | 30   | 0    | 40   | 0    | 50   | 0    | 60   | ns   |
| t <sub>OH</sub>  | Output Hold from Address Change   | 0    | _    | 0    | _    | 0    | _    | 0    | _    | ns   |

### Program (Erase/Program) Cycle

| Parameter          |                     |      | -70  |      |      | -90  |      |      | -12  |      |      | -15  |      |      |
|--------------------|---------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| Name               | Parameter           | Min. | Тур. | Мах. | Unit |
| t <sub>WC</sub>    | Write Cycle Time    | 70   | _    | _    | 90   | _    | _    | 120  | _    | _    | 150  | _    | _    | ns   |
| t <sub>AS</sub>    | Address Setup Time  | 0    | _    | _    | 0    | _    | _    | 0    | _    | _    | 0    | _    | _    | ns   |
| t <sub>AH</sub>    | Address Hold Time   | 45   | _    | _    | 45   | _    | _    | 50   | _    | _    | 50   | _    | _    | ns   |
| t <sub>CS</sub>    | CE Setup Time       | 0    | _    | _    | 0    | _    | _    | 0    | _    | _    | 0    | _    | _    | ns   |
| t <sub>CH</sub>    | CE Hold Time        | 0    | _    | _    | 0    | _    | _    | 0    | _    | _    | 0    | _    | _    | ns   |
| t <sub>OES</sub>   | OE Setup Time       | 0    | _    | _    | 0    | _    | _    | 0    | _    | _    | 0    | _    | _    | ns   |
| t <sub>OEH</sub>   | OE High Hold Time   | 0    | _    | _    | 0    | _    | _    | 0    | _    | _    | 0    | _    | _    | ns   |
| t <sub>WP</sub>    | WE Pulse Width      | 35   | _    | _    | 45   | _    | _    | 50   | _    | _    | 50   | _    | _    | ns   |
| t <sub>WPH</sub>   | WE Pulse Width High | 20   | _    | _    | 30   | _    | _    | 35   | _    | _    | 35   | _    | _    | ns   |
| t <sub>DS</sub>    | Data Setup Time     | 30   | _    | _    | 30   | _    | _    | 30   | _    | _    | 30   | _    | _    | ns   |
| t <sub>DH</sub>    | Data Hold Time      | 0    | _    | _    | 0    | _    | _    | 0    | _    | _    | 0    | _    | _    | ns   |
| t <sub>WHWH1</sub> | Programming Cycle   | _    | _    | 35   | _    | _    | 35   | _    | _    | 35   | _    | _    | 35   | μS   |
| t <sub>WHWH2</sub> | Sector Erase Cycle  | _    | _    | 10   | _    | _    | 10   | _    | _    | 10   | _    | _    | 10   | ms   |
| t <sub>WHWH3</sub> | Chip Erase Cycle    | _    | _    | 3.0  | _    | _    | 3.0  | _    | _    | 3.0  | _    | _    | 3.0  | sec  |



### Waveforms of Read Cycle



### Waveforms of WE Controlled-Program Cycle



#### NOTES:

- 1.  $I/O_7$ : The output is the complement of the data written to the device.
- 2. PA: The address of the memory location to be programmed.
- 3. PD: The data at the byte address to be programmed.

### Waveforms of CE Controlled-Program Cycle



# Waveforms of Erase Cycle<sup>(1)</sup>



#### NOTES:

- 1. PA: The address of the memory location to be programmed.
- 2. PD: The data at the byte address to be programmed.
- 3. SA: The sector address for Sector Erase.

## Waveforms of DATA Polling Cycle



## Waveforms of Toggle Bit Cycle



### Functional Description

The S29C51002T/S29C51002B consists of 512 equally-sized sectors of 512 bytes each. The 16 KB lockable Boot Block is intended for storage of the system BIOS boot code. The boot code is the first piece of code executed each time the system is powered on or rebooted.

The S29C51002 is available in two versions: the S29C51002T with the Boot Block address starting from 3C000H to 3FFFFH, and the S29C51002B with the Boot Block address starting from 00000H to 3FFFFH.

#### Read Cycle

A read cycle is performed by holding both  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  signals LOW. Data Out becomes valid only when these conditions are met. During a read cycle  $\overline{\text{WE}}$  must be HIGH prior to  $\overline{\text{CE}}$  and  $\overline{\text{OE}}$  going LOW.  $\overline{\text{WE}}$  must remain HIGH during the read operation for the read to complete (see Table 1).

#### **Output Disable**

Returning  $\overline{OE}$  or  $\overline{CE}$  HIGH, whichever occurs first will terminate the read operation and place the I/O pins in the HIGH-Z state.

### Standby

The device will enter standby mode when the  $\overline{\text{CE}}$  signal is HIGH. The I/O pins are placed in the HIGH-Z, independent of the  $\overline{\text{OE}}$  input state.

#### Byte Write Cycle

The S29C51002T/S29C51002B is programmed on a byte-by-byte basis. The byte write operation is initiated by using a specific four-bus-cycle sequence: two unlock program cycles, a program setup command and program data program cycles (see Table 2).



16KB Boot Block = 32 Sectors

During the byte write cycle, addresses are latched on the falling edge of either  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$ , whichever is last. Data is latched on the rising edge of  $\overline{\text{CE}}$  or  $\overline{\text{WE}}$ , whichever is first. The byte write cycle can be  $\overline{\text{CE}}$  controlled or  $\overline{\text{WE}}$  controlled.

### Sector Erase Cycle

The S29C51002T/S29C51002B features a sector erase operation which allows each sector to be erased and reprogrammed without affecting data stored in other sectors. Sector erase operation is initiated by using a specific six-bus-cycle sequence: Two unlock program cycles, a setup command, two additional unlock program cycles, and the sector erase command (see Table 2). A sector must be first erased before it can be rewritten. While in the internal erase mode, the device ignores any program attempt into the device. The internal erase completion can be determined via DATA polling or toggle bit status.

The S29C51002T/S29C51002B is shipped fully erased (all bits = 1).

Table 1. Operation Modes Decoding

| Decoding Mode                        | CE              | ŌĒ              | WE              | A <sub>0</sub>  | A <sub>1</sub>  | A <sub>9</sub> | I/O    |
|--------------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|--------|
| Read                                 | V <sub>IL</sub> | $V_{IL}$        | V <sub>IH</sub> | A <sub>0</sub>  | A <sub>1</sub>  | A <sub>9</sub> | READ   |
| Byte Write                           | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | A <sub>0</sub>  | A <sub>1</sub>  | A <sub>9</sub> | PD     |
| Standby                              | V <sub>IH</sub> | Х               | Х               | Х               | Х               | Х              | HIGH-Z |
| Autoselect Device ID                 | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>H</sub> | CODE   |
| Autoselect Manufacture ID            | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>H</sub> | CODE   |
| Enabling Boot Block Protection Lock  | V <sub>IL</sub> | V <sub>H</sub>  | V <sub>IL</sub> | Х               | Х               | V <sub>H</sub> | X      |
| Disabling Boot Block Protection Lock | V <sub>H</sub>  | V <sub>H</sub>  | V <sub>IL</sub> | Х               | Х               | V <sub>H</sub> | X      |
| Output Disable                       | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Х               | Х               | Х              | HIGH-Z |

#### NOTES:

- 1. X = Don't Care,  $V_{IH} = HIGH$ ,  $V_{IL} = LOW$ ,  $V_{H} = 12.5V Max$ .
- 2. PD: The data at the byte address to be programmed.

#### Table 2. Command Codes

| Command            | First Bus<br>Program | Cycle | Second B<br>Program |      | Third Bus | -    |               | Fourth Bus<br>Program Cycle |         |      |         | Cycle | Six Bus<br>ycle Program Cycle |  |
|--------------------|----------------------|-------|---------------------|------|-----------|------|---------------|-----------------------------|---------|------|---------|-------|-------------------------------|--|
| Sequence           | Address              | Data  | Address             | Data | Address   | Data | Address       | Data                        | Address | Data | Address | Data  |                               |  |
| Read               | XXXXH                | F0H   |                     |      |           |      |               |                             |         |      |         |       |                               |  |
| Read               | 5555H                | AAH   | 2AAAH               | 55H  | 5555H     | F0H  | RA(1)         | RA(1) RD(2)                 |         |      |         |       |                               |  |
| Autoselect<br>Mode | 5555H                | AAH   | 2AAAH               | 55H  | 5555H     | 90H  | See table 3 f | or detail.                  |         |      |         |       |                               |  |
| Byte<br>Program    | 5555H                | AAH   | 2AAAH               | 55H  | 5555H     | A0H  | PA            | PA PD(4)                    |         |      |         |       |                               |  |
| Chip Erase         | 5555H                | AAH   | 2AAAH               | 55H  | 5555H     | 80H  | 5555H AAH     |                             | 2AAAH   | 55H  | 5555H   | 10H   |                               |  |
| Sector Erase       | 5555H                | AAH   | 2AAAH               | 55H  | 5555H     | 80H  | 5555H         | AAH                         | 2AAAH   | 55H  | SA(5)   | 30H   |                               |  |

#### NOTES:

- 1. RA: Read Address
- 2. RD: Read Data
- 3. PA: The address of the memory location to be programmed.
- 4. PD: The data at the byte address to be programmed.
- 5. SA(5): Sector Address

#### Chip Erase Cycle

The S29C51002T/S29C51002B features a chiperase operation. The chip erase operation is initiated by using a specific six-bus-cycle sequence: two unlock program cycles, a setup command, two additional unlock program cycles, and the chip erase command (see Table 2).

The automatic erase begins on the rising edge of the last  $\overline{\text{WE}}$  or  $\overline{\text{CE}}$  pulse in the command sequence and terminates when the data on DQ7 is "1".

#### Program Cycle Status Detection

There are two methods for determining the state of the S29C51002T/S29C51002B during a program (erase/write) cycle:  $\overline{\text{DATA}}$  Polling (I/O<sub>7</sub>) and Toggle Bit (I/O<sub>6</sub>).

### DATA Polling (I/O<sub>7</sub>)

TheS29C51002TS29C51002B features DATA polling to indicate the end of a program cycle. When the device is in the program cycle, any attempt to read the device will received the complement of the loaded data on I/O<sub>7</sub>. Once the program cycle is completed, I/O<sub>7</sub> will show true data, and the device is then ready for the next cycle.

### Toggle Bit (I/O<sub>6</sub>)

The S29C51002T/S29C51002B also features another method for determining the end of a program cycle. When the device is in the program cycle, any attempt to read the device will result in  $I/O_6$  toggling between 1 and 0. Once the program is completed, the toggling will stop. The device is then ready for the next operation. Examining the toggle bit may begin at any time during a program cycle.

#### **Boot Block Protection Enabling/Disabling**

The S29C51002T/S29C51002B features hardware Boot Block Protection. The boot block sector protection is enabled when high voltage (12.5V) is applied to  $\overline{OE}$  and A9 pins with  $\overline{CE}$  pin LOW and  $\overline{WE}$  pin LOW. The sector protection is disabled when high voltage is applied to  $\overline{OE}$ ,  $\overline{CE}$  and A9 pins with  $\overline{WE}$  pin LOW. Other pins can be HIGH or LOW. This is shown in table 1.

#### Autoselect Mode

The S29C51002T/S29C51002B features an Autoselect mode to identify boot block locking status, device ID and manufacturer ID.

Entering Autoselect mode is accomplished by applying a high voltage (VH) to the A9 Pin, or through a sequence of commands (as shown in table 2). Device will exit this mode once high voltage on A9 is removed or another command is loaded into the device.



#### **Boot Block Protection Status**

In Autoselect mode, performing a read at address location 3CXX2H (S29C51002T) or 0CXX2H (S29C51002B) will indicate boot block protection status. If the data is 01H, the boot block is protected. If the data is 00H, the boot block is unprotected. This is also shown is table 3.

#### Device ID

In Autoselect mode, performing a read at address XXX1H will determine whether the device is a Top Boot Block device or a Bottom Boot Block device. If the data is 02H, the device is a Top Boot Block. If the data is A2H, the device is a Bottom Boot Block device (see Table 3).

#### Manufacturer ID

In Autoselect mode, performing a read at address XXXX0H will determine the manufacturer ID. 40H is the manufacturer code for SyncMOS Flash.

#### Hardware Data Protection

 $V_{CC}$  Detection: the program operation is inhibited when VCC is less than 3.5V.

*Noise Protection:* a CE or WE pulse of less than 5ns will not initiate a program cycle.

*Program Inhibit:* holding any one of  $\overline{OE}$  LOW,  $\overline{CE}$  HIGH or  $\overline{WE}$  HIGH inhibits a program cycle.

Table 3. Autoselect Decoding

|                       |            |                 | Add             |                                 |                                  |                                         |
|-----------------------|------------|-----------------|-----------------|---------------------------------|----------------------------------|-----------------------------------------|
| Decoding Mode         | Boot Block | A <sub>0</sub>  | A <sub>1</sub>  | A <sub>2</sub> -A <sub>13</sub> | A <sub>14</sub> -A <sub>17</sub> | Data I/O <sub>0</sub> -I/O <sub>7</sub> |
| Boot Block Protection | Тор        | V <sub>IL</sub> | V <sub>IH</sub> | Х                               | V <sub>IH</sub>                  | 01H: protected                          |
|                       | Bottom     | V <sub>IL</sub> | V <sub>IH</sub> | Х                               | V <sub>IL</sub>                  | 00H: unprotected                        |
| Device ID             | Тор        | V <sub>IH</sub> | V <sub>IL</sub> | Х                               | Х                                | 02H                                     |
|                       | Bottom     |                 |                 |                                 |                                  | A2H                                     |
| Manufacture ID        |            | V <sub>IL</sub> | V <sub>IL</sub> | Х                               | Х                                | 40H                                     |

#### NOTE

<sup>1.</sup>  $X = Don't Care, V_{IH} = HIGH, V_{IL} = LOW.$ 

### Byte Program Algorithm



### Chip/Sector Erase Algorithm





### **DATA Polling Algorithm**



## Toggle Bit Algorithm



#### NOTE:

1. PBA: The byte address to be programmed.



### Package Diagrams

### 32-pin Plastic DIP







### 32-pin PLCC





### 32-pin TSOP-I

#### Units in inches





# Sales Office:

4th Floor, No. 1, Creation Rd. 1,

Science-Based Industrial Park,

Hsinchu, Taiwan 30077

Tel: 886-3-5792988

Fax: 886-3-5792960

### Note:

1. Publication date: November 1998 Rev. A, May 2002 Rev. B

2. All data and specification are subject changed with Program

(Erase/Program) Cycle as below description:

a. Chip erase time : 2.0 sec  $\rightarrow$  3.0 sec maximum.

b. Byte program time : 20 usec → 35 usec maximum